GENESIS SOFTWARE DEVELOPMENT MANUAL <<complement>> 23 9. JUL 1991 REVISION SEGA ENTERPRISES, LTD. VER2.0 CONFIDENTIAL #218 **PROPERTY OF SEGA** # CONTENTS | 1. | 1 | REQUIRED ITEMS TO SET UP THE GENESIS | 1 | | |----|-----|----------------------------------------------------------------------------------------|-----------|------------| | | § 1 | CARTRIDGE | - 1 | · | | | § 2 | | | 1 | | | § 3 | | | | | | § 4 | | •• ( | | | | § 5 | | | | | 2. | | VDP SETUP DATA | •••• | | | 3. | | SETTINGS TO PRESERVE COMPATIBILITY DURING GENESIS DEVELOPMENT | | | | 4. | | 68000 COMMANDS AND PERIPHERAL DEVICES | | | | • | § 1 | VDP AND 68000 COMMANDS | ••• { | 3 | | | § 2 | | »··· 8 | 3 | | | • | <ul> <li>◇ ID codes ◇</li> <li>◇ Periphral devices ◇</li> </ul> | ( | 3 | | | • | ♦ JOY PAD ♦ | 12 | )<br>2 | | 5. | ſ | PRECAUTIONS FOR SOFTWARE DEVELOPMENT | 14 | ţ | | | § 1 | Z80 CANNOT PROPERLY ACCESS THE BUS ON THE 68000 | 14 | Į. | | | § 2 | H_INT AND V_INT ARE USED IN GENESIS PROGRAMS | 1 | 5 | | | § 3 | TROUBLES DUE TO INTERRUPTS DURING COMMUNICATION . | 16 | 5 | | | § 4 | PRECAUTIONS WHEN THE CONTROL A AND B SCREENS ARE USED . | 17 | 7 | | | § 5 | | 17 | 7 | | | • | Precautions for sound access | 18 | | | | | When the reset button is pressed repeatedly Notes on the control pad and read-programs | . 18 | | | 6. | 1 | NOTES ON MEGA DRIVE EUROPE VERSION | 20 | ) | | | § 1 | PAL | 20 | | | | | PAL Differences in development of MEGA DRIVE software and precaution | 20<br>ons | )<br>·· 20 | | | § 2 | VERTICAL 30-CELL HODE | _ | _ | | 7. | NO | OTES ON THE BACKUP RAMS | 22 | 2 | E | 7 . REQUIRED ITEMS TO SET UP THE GENESIS | |------------------------------------------| | | | | | | | | | | | | | | | | #### 8 7 CARTRIDGE The following data (hereafter ID) must always be entered from the address 100H. | 110H<br>120H<br>150H<br>180H<br>18EH<br>190H<br>1A0H<br>1A8H<br>1B0H<br>1BCH | 'SEGA MEGA DRIVE' '(C)SEGA 1991.MAR' 'GAME NAME FOR DOMESTIC USE' 'GAME NAME FOR OVERSEAS USE' 'SM XXXXXXXXXXXX \$XXXX CONTROL DATA \$000000.\$XXXXXX \$FF0000.\$FFFFFF EXTERNAL RAM INFORMATION HODEM INFORMATION INHIBITED TO BE USED COUNTRY NAME | : 1<br>: 2<br>: 3<br>: 4<br>: 5<br>: 6<br>: 7<br>: 8<br>: 10<br>: 11<br>: 12 | |------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------| | | COUNTRY NAME | : 13 | - Descriptions on the above items - 1. Hardware name : 'SEGA MEGA DRIVE' or 'SEGA GENESIS' - 2. A company name of four characters long or company code is entered after (C). - (C) SEGA when made or ordered by SEGA. (C) T-XX(company code) when made by a third party. - 3. A domestic game name is entered (shifted JIS kanji character codes can be used; however, the name should be entered with as many ASCII characters as possible). - 4. A overseas game name is entered (shifted JIS kanji character codes can be used; however, the name should be entered with as many ASCII characters as possible). - 5. Type of the cartridge, product number and version number. Cartridge type : GM for game AI for education Product number : Unique number for each game This number should be increased when the product is upgraded. Version - 6. Check sum (see check sum') - 7. Information on supports for I/O MARK III Joy Stick GENESIS Joy Stick Keyboard Serial (RS232C) Printer Tablet Track ball Paddle controller FDD CDROM Analog Joy Stick : C ROM capacity : Start address. End address \*\*Example > Start address End address 2M : \$000000 \$03FFFF 4H : \$000000 \$07FFFF 8H: \$000000 \$0FFFFF - 9. RAM capacity (fixed) from \$FF0000 to \$FFFFFF - 10. External RAM information (see below) - 11. Hodem information (see below) - 12. Inhibited to be used ( filled with spaces) - 13. Country name Japan USA Europe : E Blank addresses must always be filled with spaces. **%Note%** The data must be entered carefully, since the ID data will be used when the product is checked. The ID data and the initial program must always be input during the check sample process (see '2 Initial program'). #### § 2 INITIAL PROGRAM The initial program (see ICD\_BLK4.PRG, in the sample program disc) must always be stored in every product, in order to set every product to the same status when the GENESIS is powered on, and to execute the hardware security process and other required processes which must be performed at the resetting. This program must always be input as it is, starting with program start. Remember that any product cannot be released, if its initial program is modified, or if it is not input starting with program start. ``` INDICATION OF EXTERNAL RAM INFORMATION § 3 1B0H : dc.b 'RA', %1x1yz000, %abcdefgh 1B4H : dc.1 Start address. End address : Data preservation 1 ... Non-volatile ... Backup, EEPROM, etc. where data will not be destroyed even if the power is turned off. O ... Volatile ..... Data will be lost when the power is turned off VZ : Data size 10 .... Even byte (D15 to D8) 11 .... Odd byte ( D7 to D0) 99 .... Word 01 .... Others (EEPROMs which are serially accessed, RAMs with data bus, etc.) abc : Device type 999 001 ... SRAM 010 ... EEPROM 011 100 101 110 111 defgh : Spare which is filled with 05 Start addrss, End address Addresses where RAMs are installed or areas of the control ports. ● Indication examples● 8k byte backup RAM cartridge SRAM backup memory Odd bytes only 8k byte capacity Addresses $20001,$203FFF 'RA'. 211111000. 200100000 dc.b dc.1 $200001,$203FFF O EEPROM cartridge (for modem) Since the EEPROM for modem is accessed serially, the data size fits into 'others.' Its data preservation fits into '1' since data in EEPROMs will not be destroyed when the power is turned off. The address is set to $200001 for the control ports. EEPROM memory Serial access 1k bit capacity (128 \times 8) Addresses $200001,$200001 dc.b 'RA', %11101000, %01000000 $200001,$200001 dc.1 ``` â # INDICATION OF ID MODEM INFORMATION 1BCH: 'HO', 'company name', 'xx,y', 'zz' Company name : Same as the company name or code which is entered from 110H. XX : Game number (if this number is the same, communication can be performed) TELTEL stadium TELTEL majong 01 **MEGA** answer 02 SEGA NET GAME 03 : Version No. : Modem information 90 Japan only : No microphone installed Japan only : Microphone installed 10 Overseas only : No microphone installed 20 30 Overseas only : Hicrophone installed Common to Japan and overseas : No microphone installed 40 50 Common to Japan and overseas : Microphone installed 60 No microphone installed for Japan: microphone installed for overseas. Hicrophone installed for Japan: 70 no microphone installed for overseas 88 90 ## ● Indication examples● 1 If SEGA released a base ball game 'abcde' with a microphone, then the modem information is like this. 'HO', 'SEGA', '00,0', '10' @ After that, TOTO (third party with a company code of T-01) released the software 'xyz' with a microphone for Japan use only, which can communicate with '1 abcde'. Then the modem information is like this: 1BCH 'HO', 'T-01', '00, 1', '10' xx is common, but the version number in y is changed. Since xx is common, the information indicates that ① and ② can communicate each other. Note that the game number and the version number are managed by SEGA of JAPAN. ## S 5 CHECK SUM The program to examine the check sum is given below. The program starts at OFF8000H in the RAM space. First fill the space to be used for this game with -1 (0FFH), and then load all the programs. After this, load this program (including the check sum program), and start it at 0FF8000H. Wait a while and stop the program. The check sum value is stored in the lower word of data register 0 (d0). It is a good idea to release the break points in the memory. The space to be used for the game must also be filled with -1 (0FFH) before the programs are stored in the ROM. ``` end_addr equ $1a4 org -$8000 start: lea end_addr,a0 move. 1 (a0),d1 addq.1 #$1,d1 movea.1 #$200,a0 sub. 1 a0,d1 asr.l $1,d1 counter move d1,d2 subq.w #$1,d2 swap d1 psyon $$0,d0 ?12: (a0)+,d0 d2,?12 d1,?12 add dbra dbra nop nop nop nop nop nap nop ?le: nop nop bra.b ?le ``` # 2. VOP SETUP DATA The followings must always be fixed. (40-cell mode and NTSC mode) | F | ₹ Ø | 0 | 0 | 0 | | 0 | 1 | 0 | 0 | | | |----|-----|---|----|---|----------|---|---|-------------|---------------|---|---| | | 1 | 0 | | | | 0 | 1 | 0 | 0 | | | | | 2 | 0 | 0 | | | | 0 | 0 | 0 | | | | | 3 | 0 | 0 | | | | | | 0 | | | | | 4 | 0 | 0 | 0 | 0 | 0 | | | | 1 | | | | 5 | 0 | | | | | | | | 1 | | | | 6 | 0 | 0 | 0 | 0 | 0 | 0 | . 0 | 0 | | | | | 7 | 0 | 0 | | | • | | | | | | | | 8 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | | | | 9 | 0 | 0 | 0 | | 0 | 0 | -0 | 0 | | | | 1 | 0 | · | | · | | | | | | | | | 1 | 1. | 0 | 0 | 0 | | 0 | | <b>&gt;</b> | | | | | 1 | 2 | 1 | 0 | 0 | | | | | 1 | | | | 1 | 3 | 0 | 0 | | | | | | | | | | 1 | 4 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | | | | 1 | 5 | | | | | | | | | | | | 1 | 6 | 0 | 0 | | | 0 | 0 | | | | | | 1 | 7 | 7 | 8 | 0 | | | | | | | | | 1 | 8 | | 0 | 0 | | | | | $\overline{}$ | | | | 1 | 9 | | >_ | | | • | | | | _ | | | 2 | 0 | | | | | | | | | | | | >2 | 1 | | | | | | | | | | * | | 2 | 2 [ | | | | | | | | | | | | 2 | з [ | | | | | | | | | | | | | _ | | | | <u>:</u> | | | | | | | $\Rightarrow$ The DMA registers should be set in such a way that only the actual memory is accessed. Don't attempt to use the techniques taking advantage of image, etc. ### SETTINGS TO PRESERVE COMPATIBILITY DURING GENESIS DEVELOPMENT 3. - I1 mode on the 68000 side (also applies to ER-ICE, 178 and 378) - ① Cartridge in use MA 0000000,0FFFFF=NO (No Memory is assigned for all areas) MA 0000000,007FFFF=US (Only required portion of the DRAM area is assigned) MA 0A00000.0A01FFF=US (Z80 S-RAM area) MA 0A04000.0A04FFF=US (FH sound source area) MA 0A10000.0A11FFF=US (I/O and Z80 control) MA 0C00000.0C00FFF=US (VDP and sound control) MA 0FF0000, 0FFFFF=US (work RAM area) When the write protect function is used on the DRAM board, the following steps (Note) need to be conducted. STEP CONFIDENTIAL 1. HA 0A13000,0A13FFF=US 2. E 0A130F0=XXXX ( Setting up or releasing) 3. HA 0A13000,0A13FFF=NO It is easier to defined a macro by conducting the above steps · I2 mode on the Z80 side (also applies to 178, 278 and 378) MA 00000,0FFFF=NO (No memory is assigned for all area) MA 00000,01FFF=US (Z80 SRAH area) MA 04000,043FF=US (Ym2612 area) MA 06000,063FF=US (bank register area) MA 07C00.07FFF=US (PSG on the VDP side) MA 08000, 0FFFF=US (68000 memory area) 4. 68000 COMMANDS AND PERIPHERAL DEVICES #### 8 VDP AND 68000 COMMANDS The TAS command is not supported on the GENESIS. The TAS command serves to test and set up the byte operands which are assigned by the effective address fields. If this command is issued, the test is executed and completed, but the setting will be ignored and not be written. When VRAM access is made, reading in the write mode or writing in the read mode cannot be executed. - If and attempt is made to read in the write mode when VRAM access is performed, the VDP suspends the 68000 (the VDP will not return DTACK to the 68000). - If an attempt is made to write in the read mode when VRAM access is performed, the address for the VRAM access is only increased, but no data is written in the VRAM. For these reasons, the following commands cannot be used to access the VRAM. Example: CLR command The CLR command attempts to write 0 after reading the target memory. The VDP suspends the 68000, since the read access occurs when the write access is made to the VRAM. \*\* otheres \*\* CLR. NBCD. NEG. NEGX. NOT, Scc. TAS, (single operand commands), BCHG, BSET, BCLR. )bit handling commands) ASR. ASL, LSR, LSL, ROR, ROL, ROXR, ROXL (shift and rotate commands), ADDI, ADDQ, ANDI, CMPI, EORI, ORI, SUBI, SUBQ (immediate commands) ( The above commands cannot be used to access the VRAM, since read and write operations are made to a single destination in these commands). # § 2 JOYSTICK AND PERIPHERAL DEVICES In addition to the joy stick, various peripheral devices can be connected to the I/O port. Since such devices have their own ID codes, the CPU can judge which devices are connected to the I/O port by examining their ID codes. However, remember that some peripheral devices of the MARK III & MS cannot be known by this method. ## ♦ ID codes ♦ The ID code is expressed by the OR sum logic of DATA 1, 2 and 3, PD3, PD2, PD1 and PD0 which correspond to the external pins, CTRL1, CTRL2 and EXT in the I/O port. The OR sum value is expressed in the following way by data when 1 is output and by data when 0 output, provided that the TH pin is set in the output mode. ID3 = (PD6 = 1) AND (PD3 OR PD2) ID2 = (PD6 = 1) AND (PD1 OR PD0) ID1 = (PD6 = 0) AND (PD3 OR PD2) ID0 = (PD6 = 0) AND (PD1 OR PD0) The relationships between the ID code and the peripheral device are given below. | Device name old joy stick Not defined New joy stick SEGA RESERVED Not defined SEGA RESERVED Not defined Not defined SEGA RESERVED Not defined SEGA RESERVED Not defined | (2TRIG) | | I D 3 1 1 1 1 1 0 0 0 0 0 0 0 | I D 2 1 1 1 0 0 1 1 1 0 0 0 0 | 1 D 1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 | ID 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 | )))))))))))))))))))))))))))))))))))))) | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----|-------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-----------------------------------------| | SEGA RESERVED | | | 0 | 0 | 0 | ĭ | (\$1)<br>(\$0) | | | <i>1011</i> | 300 | | - | _ | ~ | ( \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | PROPERTY OF SEGA - ♦ Periphral devices ♦ - ID = \$F : Old joy stick The standard joy stick of MARK III & MS contains the 4-direction switch and A and B triggers. Each switch is configured as shown below, which is set to 0 when it is pressed. | ers. Ea | ach switch | is confi | igured a | s sh | own be | low, wh | nich i | s set | swite<br>to 0 y | en a<br>When | |---------|------------|----------|----------|------|---------|---------|--------|-------|-----------------|--------------------------| | | | 1 | R L 1 | | CTR | | | EXT. | | | | | CTRL | \$A1 | 009 | \$. | A 1 0 I | 0 0 B | \$A | 100 | 0 D | | | | DATA | \$A1 | 0003 | \$ | A 1 0 ( | 005 | \$A | 100 | 97 | | | | | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PDO | | | | CTRL | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | $\bigcup_{i=1}^{\infty}$ | | | DATA | * | * | ТВ | ТА | R | L | Ď | U | 7 | | | | | | | | | | | | | | | | L · D | R | | TA | 3 | ТВ | | | | | | | | · | | | | | | | | ## ● ID = \$D : New joy stick The joy stick of the GENESIS contains the 4-direction switch, A, B and C triggers and Start. The mode can be changed by setting 0 or 1 after the TH pin is set in the output mode. Each switch is configured as shown below, which is set to 0 when it is pressed. | | | | | | | | - | | | | |--------|------|----------|------------|--------|----------|-----|--------|------|-------|--| | | | СТ | RL1 | | CTRL2 | | | EXT. | | | | | CTRL | \$A1 | 0009 | 9 \$ | \$A1000B | | \$A100 | | 0 D | | | | DATA | \$ A 1 | 0003 | 3 \$ / | 4101 | 005 | | 100 | | | | | | PD7 | PD6 | PD5 | PD4 | PD3 | PD2 | PD1 | PD0 / | | | | CTRL | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | | | | | TH=1 | DATA | * | 1 | TC | TB | R | L | D | U | | | TU-0 | | | | | | | | | | | | TH = 0 | DATA | * | 0 | ST | TA | 0 | 0 | D | U | | | | | | (TH) | | | | | | | | | | | U<br>L · | R | TA | | ST | | гс | | | | | | | <b>W</b> . | /// | | | | | | | It takes about $1\mu$ sec from the time the TH is changed until the data is fixed (corresponding to the clapse time of two NOP commands). Example: The time difference from the time when the TH is changed until the switch value appears at PD4 of DATA. TH ## O JOY PAD O Player's button operations are recognized by reading data in \$A10003 and \$A10005 of the I/O addresses via CONTROL1 and CONTROL2. 7 bits of D6 to D0 in the I/O are sent to CONTROL1 and CONTROL2, but there are eight buttons. So, the D6 bit is used as the select bit, and the button operation is read in two steps. #### SAMPLE PROGRAM \*\* \* \* MOVE.B #\$40,\$A10009 HOVE.B #\$40,\$A10003 NOP NOP MOVE.B \$A10003,D0 HOVE.B #\$00,\$A10003 NOP NOP HOVE.B \$A10003,D1 ; Enter D5 to D0 of CONTROL1. : D6 is set to output (select bit). ; 1 is output to D6 (C. B. right, left, down or up is selected). ; D5 to D0 values are read into register D0. ; 0 is output to D6 (start, A, down or up is selected). ; D5 to-D0 values are read into register D1. Each button outputs 0 when it is pressed. Register values after the program is executed. | | | | • | • | | | ~ 500 | • % | |----------------|---|---|-------------------|---------------------|-------|------|-------|-----| | DATA REG | D | D | D | D | D | D∢ | D | D | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | REGISTER<br>D0 | 0 | 1 | Cbutton | Batta | RHGIH | HAME | 2800 | DP. | | REGISTER<br>D1 | 0 | 0 | -<br>AND-<br>AND- | A<br>bu<br>tt<br>on | 0 | 0 | 2€00 | Jp. | HC 157 logic | Inp | ut | Output | |-----|----|--------| | S | G | Υ× | | X | 1 | -Z- | | 0 | 0 | Ax | | 1 | 0 | Вх | **PROPERTY OF SEGA** ¥. 5. PRECAUTIONS FOR SOFTWARE DEVELOPMENT 8 1 Z80 CANNOT PROPERLY ACCESS THE BUS ON THE 68000. When the Z80 tries to enter the bus cycles of the 68000 to read/write a specific address on the 68000, and when the access to \$A100xx is made in the 68000's bus cycle immediately before the bus cycle which the Z80 tries to enter, the cylce of the Z80's entry may become too short to read/write data properly. Heasure...When the 68000 accesses \$A100xx. ①Send BUSREQ to the Z80 (suspend the Z80's bus access...\$A11100 = 0100H) ③Release the BUSREQ of the Z80 (the Z80 starts the bus access....\$A11100 = 0000H). Modify the program to execute the above steps. Note: it will be no problem if the program is designed to be synchronized with V\_INT, etc. to eliminate a bad timing for the bus access. ### H\_INT AND V\_INT ARE USED IN GENESIS PROGRAMS 8 2 When IE1 = 1 and #10 = 00H are set for VDP register #0, H\_INT and V\_INT occur at the timings below. Care is required for the timing of H\_INT at No.224, in which case, the next V\_INT occurs in only 14.7 $\mu$ sec. If the receipt of H\_INT at No.224 is prolonged and the opportunity of the V\_INT occurrence is missed, that V\_INT is canceled. Once the V\_INT is caceled, H\_INT occurs at No.225 instead of V\_INT. Heasure A -1) Before H\_INT at No.223 is completed, set IEO = 0 for register #1 to suppress the next occurrence at No.224. @Before the receipt of V\_INT is completed, set IE8 = 1 for register #1 to make H\_INT effective (No.224 also becomes effective). 3Receive H\_INT at No.224. Heasure B (Defore H\_INT at No.223 is completed, set SR = 25xx for the 68000 not to receive No.224. @Before the receipt of V\_INT is completed, return SR of the 68000 to the previous value (so that No. 224 can be received). @Receive H\_INT at No.224. \*Don't give damages to the flag when you are handling SR. The case which was known to cause troubles (due to multiplication) ①After the multiplication, the 68000 decides to receive H\_INT by means of MOVE. ②The 68000 generates VPA (INT-ACK). (No.224 is received.) The VDP cannot find the VPA after the H\_INT occurrence, and so the H\_INT is treated as 'un-processed.' The VPA is received after the occurrence of V\_INT. This receipt is assumed that V\_INT has been received and the H\_INT is preserved. @Since H\_INT at No.224 was received in ①, the processing is executed. The 68000 decides to receive H\_INT again after the H\_INT is proccessed at the occurrence of RTE. ⑤The 68000 generates VPA (INT-ACK). The VDP assumes that the VPA is the preserved H\_INT, and processes it (at No.225). ⑥H\_INT (at No.225) is received in ④, and the process is executed again. #### TROUBLES DUE TO INTERRUPTS DURING COMMUNICATION 8 3 The similar troubles to 'H\_INT and V\_INT are used' (see section 2) occur in: a) 'H\_INT and INT during data communication', and b) 'V\_INT and INT during data communication'. Since 'INT during data communication' occurs asynchronously with V\_INT and H\_INT, the measures differ from those described in section 2. Measure for a). INT and the receive flag are simultaneously set when data communication starts. The receive flag is cleared when received data is read by means of 'INT during data receipt' which does not overlap with H\_INT. If it overlaps, with H\_INT and this H\_INT is treated as the second 'INT during data receipt', the receive flag remains cleared. Hence, the proper measure should be selected by using the status of the receive flag to judge whether it is treated as 'INT during data receipt' or 'data receive INT. Measure for b) Set the mode in which V\_INT does not occur and execute the same treatment as that of V\_INT by detecting the V timing using the V\_BLK bit for VDP status. O0thersO The timing for H\_INT or V\_INT can be judged by using H\_BLK, V\_BLK, HV\_counter, etc. The receive flag can be used to judge whether 'INT during data receipt' or 'INT during data receipt as which H or V is treated' occurs. Other items and measures should be judged by combine IEA and IE2 in the VND registers atc. judged by combing IEO, IE1 and IE2 in the VDR registers, etc. ŧ ### PRECAUTIONS WHEN THE CONTROL A AND B SCREENS ARE USED 8 4 When vertical 2-cell-unit scroll and horizontal scroll are used together, remember that up to 15 dots at the left of the screen cannot be vertically scrolled if a number which is not a multiple of 16 (i.e., 1 to 15, 17 to 31, etc.) is assigned for the horizontal scroll Horizontal scroll quantity : 16n+m ₩When the horizontal scroll quantity=16mm (1≦ m ≤ 15) is set, the vertical scroll quantity becomes unknown in the left m-columns. ### **% Reason** ..... When the horizontal scroll quantity= 16n+m(1≤m≤15) is set on the A or B screen, 21 words need to be securd in the RAM for the vertical scroll setting. But the actual eapacity of the RAM is only 20 words #### 8 5 OTHER PRECAUTIONS Precautions for the main program and Z80 bus requests Care is required for the following items in the main routine on the 68000 when the Z80 area is aacessed. # Hain routine - ()A bus request is sent to the Z80. - @An acknowledgement signal is checked. - The interrupt is achieved. - bus request is released within INT. - (for example, for reading the control pad, etc.). - The bus request is released within INT. - 6 Operation returns to the main routine. - The data is written in the 180 area. However, the Z80 is usually locked with a bus request, but it has been released in (5). Hence, the following troubles may occur. - · RAMs of the Z80 may be broken. - · Wrong data may be read when a Z80 bank is accessed. %Heasure% The interrupt is set to be disabled before step (1) is executed. [ 17 ] VER 2.0 1991/07/09 # Precautions for sound access ①Sound stops during game play. **☆Cause and measure** (CS,RD,WR,A1,A0)=(0,0,1,0,1) has been set (the address 4001H of the MEGA drive is accessed). However, no provisions are given to the output of the YM2612 under the above conditions. It happens that 'not busy' is set and adta is successfully read When the busy flag of status data of the FM sound source (YM2612) is read, **%**Measure When the busy flag of the FM sound is read, any address other than 4000H address in the MEGA drive must not be accessed. # ■When the reset button is pressed repeatedly ①Software runs away when the reset button is pressed repeatedly. ## **☆**Cause and measure Pressing the reset button resets the CPU, but not the VDP. When the reset button is pressed while DMA is performed, the VDP continues the · If the VDP is performing DMA when the VDP is accessed immediately after resetting, this access is ignored. ### **%Measure%** Before accessing the VDP after the initial program (ICD\_BLK4), check 'DMA busy' in the status register. If DMA is underway, no access is made. The software still runs away in some cases even if the above measure is taken. **☆Cause and measure** Such troubles can occur, if resetting is made from the time when the parametter set for executing DMA by the CPU is terminated until the first DMA starts. NA. Notes on the control pad and read-programs The control pad is designed and manufactured in such a way that the up and down signals or the left and right signals are entered simultaneously. However, they can rarely be entered simultaneously, when the internal rubber is aged too much or strong forces exceeding the designed tolerance level are applied. So, design the software not to accept such simultaneous signals. Make a revision of the Manual Regarding the access to VRAM, SRAM, VSRAM, please disregard the statement in the manual that you can implement byte access. You can only implement word access and long-word access. Make the change in the manual NOTES ON HEGA DRIVE EUROPE VERSION 8 7 PAL - OThe vertical size is increased by two cells. OIntervals between interrupts are increased (16msec to 20msec). - Differences in development of HEGA DRIVE software and precautions. OThe vertical 30-cell mode can be used. OSince the color change appears at the bottom of the screen, wait about 3msec after entering the V-interrupt, and then change the color. OSince every operation goes slow when synchronized in interrupts, adjust movements and rates so that motions on the screen appear naturally. Owhen sounds are produced in synchronization with interrupts, the tempo needs to be increased. The PAL data table is required. OWhen sounds are produced by the FM timer, no modifications for NTSC or PAL are required. #### § 2 VERTICAL 30-CELL MODE 1. When the vertical 28-cell mode is changed to the vertical 30-cell mode on PAL, the 30-cell mode displays all the cells which have been displayed in the 28-cell mode and the two cells at the bottom which have not been displayed in the 28-cell modes. 2. The 28-cell mode does not display one cell each at the top and the bottom; the 30-cell mode displays the entire screen. 3. The V-blank period is about 5.6 msec in the 28-cell mode; it is about 4.6 msec (shorter) in the 30-cell mode 'approximately same as that on NTSC). 4. By developing software in awareness given to the PAL 30-cell mode, the software, which is common to NTSC and PAL and has minimized border part even in the PAL mon can easily be developed. $\odot$ Scroll size 64 $\times$ 64 (V-scroll quantity = 0 in the horizontal 40-cell mode) When vertical scrolling is performed continuously (e.g., games played with vertical scr olling), it is delieved that there will be no problem even if the 28-cell mode is changed to the 30-cell mode. [ 21 ] VER 2.0 1991/07/09 7. NOTES ON THE BACKUP RAMS There are two types of backp RAMs: - O Odd addresses in 200000H~203FFFH··64k bits O Odd addresses in 200000H~20FFFFH··256k bits - The same access methods as those for the work RAMs are used. However, care is required for the following points. - O Data (initial values) in the backup RAMs is not known when the cartridge (product) is shipped. The initialization must always be executed when the power is turned on. (In many cases, they are cleared to \$FF when shipped from the factory, but this cannot apply for all cases.) - O Data in the backup RAMs may rarely be destroyed. For this reason, the data must always be check and reproduced. Any important data must not be stored in the first word (in the first address) and last word (in the last address), since there is a high possibility that data in these word may destroyed.